Skip to main content

Home/ Electronic Everything!/ Group items tagged tools

Rss Feed Group items tagged

Aasemoon =)

MPLAB IDE: Introduction to Microchip's Development Tools Part 1 of 2 | Your Electronics... - 0 views

  • The center piece of our toolset is the software integrated development environment or IDE. MPLAB IDE has enjoyed many years of evolution cracking Microchip’s popular catalogue of micro controllers and digital signal controllers. This presentation will cover these topics. Look at MPLAB and its components. An MPLAB IDE overview, MPLAB’s hardware components including starter kits and demonstration and evaluation kits and finally we attempt to answer the question why use Microchip tools.
Mike John

Phone Systems in Maryland - 0 views

  •  
    Zaitekdmv is offering unique service of VoIP with latest tool and equipment in Virginia,Maryland and Washington DC. Avail our Phone services and enhance your life needs with quality.
Guillaume Sempe

Arduino auto-reset, spinlock, operating systems, random numbers - 0 views

  •  
    Implementing a recursive read-write spinlock To ensure thread safety and/or synchronisation developers often use the wrong tools available. In this article the author creates its own implementation of spinlocks and it's the best way to understand them and so to know when and where use them appropriately
Willy Ronis

Best BATTERIES OUTILS in France By Patona - 0 views

  •  
    Battery tools - Different Brand like DEWALT, Bosch, Black & Decker, AEG, Automower, Dyson, Festo, HILTI, Hitachi, METABO and Milwaukee in France & surrounding the area
Willy Ronis

Outils de chargeurs pour les chargeurs de batteries en France par Patona - 0 views

  •  
    Plus excellents Power Tool & chargeurs outils pour chargeurs de batterie comme Bosch, Makita et iRobot marque Ventes de Patona en France et autour de la zone
Aasemoon =)

Embedded.com - Early verification cuts design time & cost in algorithm-intensive systems - 0 views

  • Verification of algorithm-intensive systems is a long, costly process. Studies show that the majority of flaws in embedded systems are introduced at the specification stage, but are not detected until late in the development process. These flaws are the dominant cause of project delays and a major contributor to engineering costs. For algorithm-intensive systems —including systems with communications, audio, video, imaging, and navigation functions— these delays and costs are exploding as system complexity increases. It doesn't have to be this way. Many designers of algorithm-intensive systems already have the tools they need to get verification under control. Engineers can use these same tools to build system models that help them find and correct problems earlier in the development process. This can not only reduce verification time, but also improves the performance of their designs. In this article, we'll explain three practical approaches to early verification that make this possible. First, let's examine why the current algorithm verification process is inefficient and error-prone. In a typical workflow, designs start with algorithm developers, who pass the design to hardware and software teams using specification documents.
Aasemoon =)

Embedded.com - Timing Closure on FPGAs - 0 views

  • Have you ever written code that behaves correctly under a simulator only to have intermittent failures in the field? Or maybe your code no longer functions properly when you compile with a newer version of your tool chain. You review your test bench and verify 100 percent complete test coverage and that all tests have passed with no errors--yet the problem stubbornly remains. While designers understandably place great emphasis on coding and simulation, they often have only a nodding acquaintance with the internal workings of the silicon within an FPGA. As a result, incorrect logic synthesis and timing problems, rather than logic errors, are the cause of most logic failures. But writing FPGA code that creates predictable, reliable logic is simple if designers take the right steps. In FPGA design, logic synthesis and related timing closure occur during compilation. And many things, including I/O cell structure, asynchronous logic and timing constraints, can have a big impact on the compilation process, varying results with each pass through the tool chain. Let's take a closer look at ways to eliminate these variances to better and more quickly achieve timing closure.
Aasemoon =)

WEBENCH® Designer Tools | National Semiconductor - 0 views

  • With the introduction of the WEBENCH Online Design Environment in 1999, National Semiconductor made it possible for design engineers to create a reliable power supply circuit over the internet in minutes. The user specified the circuit performance and the WEBENCH Toolset delivered. Today, WEBENCH Designer creates and presents all of the possible power, lighting, or sensing circuits that meet a design requirement in seconds. This enables the user to make value based comparisons at a system and supply chain level before a design is committed. This expert analysis is not possible anywhere else.
Mike John

Become An Expert At Chinese By Using The Best Chinese Flashcard Apps - 0 views

  •  
    Chinese character flashcards- this is another superb app which is often considered the best Chinese flashcard iPhone app due to its interactive interface and its many tools which make memorization and learning of Chinese characters easier and quicker.
jhonny bravo

Wireless Modem Hacking Software - 0 views

  •  
    Wireless field transmits data using tuner waves from one employment to another. The signalise carrying your information are transmitted over a open length sometimes Kilometers. Without plain guarantee measures in space, anyone with the good tools can gain out and encrypt, steal and taxi your accumulation. Vulnerable Wireless is the most unrefined comprise of intrusion to confidential networks.
jhonny bravo

Ip Phone Linux - 0 views

  •  
    Trixbox, erstwhile proverbial as the Asterisk@home send makes it accomplishable for anyone to setup and configure their really own Asterisk pbx method symmetric if they feature never installed Linux before. A lonesome CD can kick you element and place virtually everything you impoverishment to get started with this outstanding covering including the important movie a web constellation GUI. Not only are all the tools procurable to get the grouping up and operative but a ample update engine is included which faculty calculate you to record your system updated with the penetrate of a fix.
Maureen Johnson

Laser Level Guided Leveler with Built-in Level Bubbles and Reusable Adhesive - 0 views

  •  
    Laser Level Guided Leveler with Built-in Level Bubbles and Reusable Adhesive-Product 4: Highly Engineered Leveler It’s far from any ordinary leveler you’ve seen from various construction firm or field. Theirs are but ordinary and obtain i
Aasemoon =)

Lattice Diamond - 0 views

  • Lattice Diamond design software offers leading-edge design and implementation tools optimized for cost sensitive, low-power Lattice FPGA architectures. Diamond is the next generation replacement for ispLEVER featuring design exploration, ease of use, improved design flow, and numerous other enhancements. The combination of new and enhanced features allows users to complete designs faster, easier, and with better results than ever before.
Aasemoon =)

Filter banks, part 2: Optimization and synthesis - 0 views

  • High Level Synthesis Architectural Optimization Basics In part 1 of this article we introduced basic filter bank theory and used the Synplify DSP High Level Synthesis (HLS) tool to implement an example filter bank into three alternative architectures. In part 2 we dive deeper into these three architectures to better understand how these filters work. We will also examine the HLS optimizations we applied and the resulting benefits. Example Filter Bank Review Before we proceed, let's quickly review our filter bank example. Our example, shown in Figure 1, is a size 16 DFT filter bank. The color scheme shows the sample rate change where a 16 MHz input sample rate (red) has been chosen and the output sample rate is downsampled by 16 (green).
Aasemoon =)

Techfocus Media :: Paradox of Pursuit - 0 views

  • Rube Goldberg couldn’t have designed a more elegant confluence of convoluted causal relationships.  Start analyzing the perplexing paradox of the FPGA synthesis market and each link of the chain reveals a bizarre force vector that eventually doubles back onto itself into an unlikely equilibrium that miraculously has held stable for a full decade despite disruptive forces of epic proportions. For over a decade now, Synplify has navigated these waters and has continued to survive and thrive through the unlikeliest of conditions.  Now in the hands of EDA giant Synopsys, the Synplify family of FPGA synthesis tools continues to evolve - with a major upgrade this fall.  When you put a digital design into an FPGA, there are two technologies that determine whether your design fits or doesn’t fit, whether it meets your timing constraints or does not, whether the power consumption will be within your limits (or those of the FPGA), or whether it fails completely, leaving your project at the mercy of major mulligans.   Those two technologies are synthesis and place-and-route. 
Aasemoon =)

Robotics - 0 views

  • Robots mean many things to many people, and National Instruments offers intuitive and productive design tools for everything from designing autonomous vehicles to teaching robotics design principals. The NI LabVIEW graphical programming language makes it easy to program complex robotics applications by providing a high level of abstraction for sensor communication, obstacle avoidance, path planning, kinematics, steering, and more.
Aasemoon =)

IEEE Spectrum: National Instruments Introduces LabVIEW Package for Robotics Design - 0 views

  • On Monday, National Instruments announced one such platform. It's called LabView Robotics. In addition to LabView, the popular data-acquisition application, the package includes a bunch of tools specific to robotics. It can import codes in various formats (C, C++, Matlab, VHDL), offers a library of drivers for a wide variety of sensors and actuators, and has modules for implementation of real-time and embedded hardware. NI says engineers could use the package to both design and run their robotic systems. 
Aasemoon =)

Microchip/Google PowerMeter - 0 views

  • Google PowerMeter allows consumers to access their power consumption data through a secure, Web-based iGoogle™ gadget. As a Strategic Partner, Microchip incorporated the recently announced Google PowerMeter API to create a Reference Implementation, which makes it much easier to develop products that are compatible with Google PowerMeter. Microchip's Reference Implementation demonstrates the device's activation, data transmission and status messages using readily available Microchip development tools. It can be used as a template for developers' own designs.
Aasemoon =)

Recipe for Efficiency: Principles of Power-Aware Computing | April 2010 | Communication... - 1 views

  • Power and energy are key design considerations across a spectrum of computing solutions, from supercomputers and data centers to handheld phones and other mobile computers. A large body of work focuses on managing power and improving energy efficiency. While prior work is easily summarized in two words—"Avoid waste!"—the challenge is figuring out where and why waste happens and determining how to avoid it. In this article, I discuss how, at a general level, many inefficiencies, or waste, stem from the inherent way system architects address the complex trade-offs in the system-design process. I discuss common design practices that lead to power inefficiencies in typical systems and provide an intuitive categorization of high-level approaches to addressing them. The goal is to provide practitioners—whether in systems, packaging, algorithms, user interfaces, or databases—a set of tools, or "recipes," to systematically reason about and optimize power in their respective domains.
Aasemoon =)

$7 Development Kit - DDJ - 1 views

  • STMicroelectronics has the STM8S Discovery kit for around US$7. For that little bit of money you get an 8 bit CPU with a detachable USB programming/debugging board and 32k of flash, 2k of RAM, and 1K of EEPROM. Downloadable tools include demo C compilers from a variety of third party vendors (limited to 16k, if I'm reading the literature correctly).
1 - 20 of 20
Showing 20 items per page